# YAMAHA'L SI

# V9958 INSX-VIDEO TECHNICAL DATA BOOK

YAMAHA

V9958TECHNICAL DATA BOOK
CATALOG No.:249958Y

### PREFACE

This booklet describes those specifications which have been added, modified or deleted on the basis of specifications of V9938. The ones not found here have remained the same as V9938 but note that some, even the same, may be included here due to the convenience of editing. For specifications of V9938, refer to "V9938 MSX-VIDEO Technical Data Book".

December 1988 YAMAHA Corporation Semiconductor Division

## TABLE OF CONTENTS

|     |        |                                      | Page |
|-----|--------|--------------------------------------|------|
| [1] | GENER  | AL DESCRIPTION                       | 1    |
| [2] | FEATU  | RES ·····                            | 1    |
| [3] | INTER  | NAL STRUCTURE BLOCK DIAGRAM·····     | 2    |
| [4] | PIN L  | AYOUT AND FUNCTIONS                  | 3    |
| [5] | REGIS  | TER DESCRIPTION                      | 5    |
| 5   | -1 Add | ed Registers ·····                   | 5    |
|     | 5-1-1  | Horizontal Scroll Function ·····     | 5    |
|     | 5-1-2  | Wait Function                        | 7    |
|     | 5-1-3  | Command Function ·····               | 8    |
|     | 5-1-4  | YJK-Type Data Display Function ····· | 8    |

### 1 GENERAL DESCRIPTION

This LSI is a video display Processor(VDP) which is applicable to new media. It uses an N-channel silicon gate MOS and has a linear RGB output. It is software compatible with TMS9918A and V9938.

### 2 FEATURES

- 5V power supply.
- · Outputs linear RGB.
- · Built-in color palette for display in up to 512 colors.
- Capable of simultaneous display of 19,268 colors by using YJK system. display.
- Capable of displaying up to  $512 \times 424$  Pixels and 16 colors.
- · Bit mapped graphics.
- · Capable of displaying maximum of 256 colors simultaneously.
- 16K byte $\sim$ 128K byte useable for display memory.
- $16K \times 1b$ ,  $16K \times 4b$ ,  $64K \times 1b$  and  $64K \times 4b$  DRAMs are useable.
- · 256 addresses, 4ms auto refresh function of DRAM.
- · Expansion video memory can be connected.
- · Eight sprites can be displayed for each horizontal line.
- · Colors for sprites can be specified for each horizontal line.
- · Area move, line, search and other commands.
- · Command function usable in every display mode.
- · Logical operation function.
- · Addresses can be specified by coordinates.
- · Capable of external synchronization.
- · Capable of superimposition.
- · Capable of digitization.
- · Multi MSX-VIDEO configurations are possible.
- · External color palettes can be added by utilizing color bus output.
- · Vertical and horizontal scroll function.
- · Wait function to CPU.



# 4 PIN LAYOUT AND FUNCTIONS

| Pin Name         | Pin No. | 1/0 | Function                                                                                                                                                                                                                                     |
|------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CDO LSB          | 40      | I/0 | CPU data bus                                                                                                                                                                                                                                 |
| CD1              | 39      | 1/0 | "                                                                                                                                                                                                                                            |
| CD2              | 38      | 1/0 | ,,                                                                                                                                                                                                                                           |
| CD3              | 37      | I/0 | "                                                                                                                                                                                                                                            |
| CD4              | 36      | 1/0 | ,,                                                                                                                                                                                                                                           |
| CD5              | 35      | 1/0 | ,,                                                                                                                                                                                                                                           |
| CD6              | 34      | 1/0 | ,,                                                                                                                                                                                                                                           |
| CD7 MSB          | 32      | I/0 | "                                                                                                                                                                                                                                            |
| MODE 0           | 29      | I   | CPU interface mode select                                                                                                                                                                                                                    |
| MODE 1           | 28      | I   | "                                                                                                                                                                                                                                            |
| $\overline{CSR}$ | 31      | I   | CPU-MSX-VIDEO read strobe                                                                                                                                                                                                                    |
| CSW              | 30      | I   | CPU-MSX-VIDEO write strobe                                                                                                                                                                                                                   |
| RDO LSB          | 41      | 1/0 | VRAM data bus                                                                                                                                                                                                                                |
| RD1              | 42      | 1/0 | "                                                                                                                                                                                                                                            |
| RD2              | 43      | 1/0 | "                                                                                                                                                                                                                                            |
| RD3              | 44      | I/0 | "                                                                                                                                                                                                                                            |
| RD4              | 45      | 1/0 | "                                                                                                                                                                                                                                            |
| RD5              | 46      | I/0 | "                                                                                                                                                                                                                                            |
| RD6              | 47      | I/0 | "                                                                                                                                                                                                                                            |
| RD7 MSB          | 48      | I/0 | "                                                                                                                                                                                                                                            |
| ADO LSB          | 49      | 0   | VRAM address bus                                                                                                                                                                                                                             |
| AD1              | 50      | 0   | "                                                                                                                                                                                                                                            |
| AD2              | 51      | 0   | "                                                                                                                                                                                                                                            |
| AD3              | 52      | 0   | "                                                                                                                                                                                                                                            |
| AD4              | 53      | 0   | "                                                                                                                                                                                                                                            |
| AD5              | 54      | 0   | "                                                                                                                                                                                                                                            |
| AD6              | 55      | 0   | "                                                                                                                                                                                                                                            |
| AD7 MSB          | 56      | 0   | "                                                                                                                                                                                                                                            |
| RAS              | 62      | 0   | VRAM row address strobe                                                                                                                                                                                                                      |
| CAS 0            | 61      | 0   | VRAM column address strobe 0 (first half of VRAM)                                                                                                                                                                                            |
| CAS 1            | 60      | 0   | VRAM column address strobe 1 (last half of VRAM)                                                                                                                                                                                             |
| CAS X            | 59      | 0   | VRAM column address strobe X (for expansion VRAM)                                                                                                                                                                                            |
| $R/\overline{W}$ | 57      | 0   | VRAM write strobe                                                                                                                                                                                                                            |
| G                | 22      | 0   | Linear RGB signal output                                                                                                                                                                                                                     |
| R                | 23      | 0   | ,,                                                                                                                                                                                                                                           |
| <u>B</u>         | 24      | 0   | "                                                                                                                                                                                                                                            |
| <u>YS</u>        | 10      | 0   | Signal for switching between MSX-VIDEO RGB output and external video signals. (For superimpose)  \overline{\text{YS}} = \text{High: MSX-VIDEO output is transparent}  \overline{\text{YS}} = \text{Low: MSX-VIDEO output is not transparent} |
| BLEO             | 7       | 0   | Indicates No. 1 field/No. 2 field blanking with 3-value output.  Open drain output  High: No. 2 field and active.  Middle: No. 1 field and active.  Low: Linear erase interval.                                                              |

| Pin Name             | Pin No. | I/0 | Function                                                               |
|----------------------|---------|-----|------------------------------------------------------------------------|
| HSYNC                | 5       | 0   | High: Timing other than HSYNC or color burst timing.                   |
|                      |         |     | Low: HSYNC or timing other than color burst.                           |
| CSYNC                | 6       | 0   | Composite SYNC output.                                                 |
| CBDR                 | 11      | 0   | Indicates color bus direction.                                         |
|                      |         |     | High: Color bus is input                                               |
|                      |         |     | Low: Color bus is output                                               |
| CO LSB               | 19      | I/0 | Color bus.                                                             |
| C1                   | 18      | I/0 | Normally color code is output. Used as input port when digitizing.     |
| C 2                  | 17      | I/0 | "                                                                      |
| C3                   | 16      | I/0 | "                                                                      |
| C4                   | 15      | I/0 | "                                                                      |
| C 5                  | 14      | I/0 | "                                                                      |
| C 6                  | 13      | I/0 | "                                                                      |
| C7 MSB               | 12      | I/0 | "                                                                      |
| DHCLK                | 2       | 0   | Dot clock output at high resolution.                                   |
|                      |         |     | Approx. 10.74MHz open drain output.                                    |
| DLCLK                | 3       | 0   | Dot clock output at low resolution.                                    |
|                      |         |     | Approx. 5.37MHz open drain output.                                     |
|                      |         |     | As input is also possible by using the mode register, it is used for   |
|                      |         |     | multi MSX-VIDEO.                                                       |
| XTAL 1               | 63      | I   | Used for XTAL connection. Also used for input when using an externally |
|                      |         |     | generated clock.                                                       |
| XTAL 2               | 64      | I   |                                                                        |
| CP <u>UCL</u> K/     | 8       | 0   | 1/6 of XTAL frequency is output.                                       |
| VDS                  |         |     | <u>VRAM</u> data select                                                |
|                      |         |     | $\overline{\text{VDS}}$ = Low : VRAM access for display data.          |
|                      |         |     | $\overline{\text{VDS}}$ = High: VRAM access for other than the above.  |
| INT                  | 25      | 0   | CPU interrupt output, open drain output                                |
|                      |         |     | Low: Generates interrupt.                                              |
| RESET                | 9       | I   | Each circuit in MSX-VIDEO is initial reset.                            |
| VRESET               | 4       | I   | VSYNC input.                                                           |
| HRESET               | 27      | I   | HSYNC input.                                                           |
| WAIT                 | 26      | 0   | Wait signal to CPU is output.                                          |
| V <sub>DD</sub>      | 58      | I   | 5V power supply.                                                       |
| GND                  | 1       | I   | Ground OV.                                                             |
| GND•DAC              | 20      | I   | Ground OV.                                                             |
| V <sub>DD</sub> •DAC | 21      | I   | 5V power supply.                                                       |
| $V_{BB}$             | 33      | I   | Baseboard voltage.                                                     |

### 5 REGISTER DESCRIPTION

### 5-1 Added Registers

Shown below are the registers newly added to the existing V9938 registers.

|     | b 7 | b6  | b5  | b4  | b3  | b 2 | b1  | b0  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| #25 |     | CMD | VDS | YAE | YJK | WTE | MSK | SP2 |
| #26 |     |     | Н08 | Н07 | Н06 | НО5 | H04 | НО3 |
| #27 |     |     |     |     |     | HO2 | H01 | H00 |

The above three registers are cleared to "0" by the RESET signal and if used in that state, will function compatibly with V9938.

$$\begin{array}{c} \pm 25 & b7 \\ \pm 26 & b6, b7 \\ \pm 27 & b3 \sim b7 \end{array}$$
 Make sure to set "0" for these empty bit positions.

5-1-1 Horizontal Scroll Function.

|     | b7 | b6 | b5  | b4  | b3  | b 2 | b1  | b0  |                    |
|-----|----|----|-----|-----|-----|-----|-----|-----|--------------------|
| #25 |    |    |     |     |     |     | MSK | SP2 |                    |
| #26 |    |    | Н08 | Н07 | Н06 | НО5 | H04 | НО3 | by character units |
| #27 |    |    |     |     |     | HO2 | H01 | Н00 | by dot units       |

HO8-HO0 Used to set the scroll volume of still pictures in the horizontal direction one dot at a time.

(In G5 and G6 modes, scrolling is in 2-dot units.)

- SP2 0: Sets the horizontal screen size to 1 page. (Initial value)

  Scrolling is done within one page and the non-displayed left side of the page is displayed on the right hand side of the screen.
  - 1: Sets the horizontal screen size to two pages.

    Scrolling is done within 2 pages and if the first page is displayed first, then the second page will appear at the scroll operation.

MSK 0: The left 8 dots are not masked. (Initial value)

1: The left 8 dots are masked and the border color is output. There is no need to mask if the value in #27 is "0". (In G5 and G6 modes, the number of masked dots is 16.)

During scrolling, once the dots disappear to the left of the screen or once the dots 1 to 7 appear on the screen, their data are not controlled by V9958 and there is no guarantee on what will be displayed.

To ensure proper display on the screen, therefore, masking is necessary.

### © Screen display for HO8-HO3

The screen is shifted to the left as specified in 8-dot units (in G5 and G6 modes, the screen is shifted in 16-dot units).

### • When SP2 = 0



Note) HO8 is ignored



Note) When SP2 =1, bit 5 (A15) of the pattern name table base address register (R#2) should be set to "1".

The base address of each table will be as follows.

Pattern name table(PNT) : 0 to 31(when A15 is set to "0") 32 to 63(when A15 is set to "1")

Pattern generator table (PGT) : The base address remains unchanged even when scroll value is changed.

Color table (CT): The base address remains unchanged even when scroll value is changed.

© Screen display for HO2-HO0

The screen is shifted to the right as specified in 1-dot unit (in G5 and G6 modes, the screen is shifted in 2-dot units).

(Example) ① When scrolling to the left one dot at a time

2 When scrolling to the right one dot at a time

5-1-2 Wait Function (to speed up the writing time of data from CPU to VRAM)

|     | b7 | b6 | b5 | b4 | b3 | b 2 | b1 | b0 |
|-----|----|----|----|----|----|-----|----|----|
| #25 |    |    |    |    |    | WTE |    |    |

WTE 0: Disables the WAIT function. (Initial value)

Works in the same way as V9938.

1: Enables the WAIT function.

When the CPU accesses the VRAM, accesses to all ports on V9958 is held in the WAIT state until sccess to the VRAM of V9958 is completed.

However, WAIT function is not provided for incomplete access to the register and the color palette or for the data ready status of commands.

### 5-1-3 Command Function

|     | b7 | b6  | b5 | b4 | b3 | b 2 | b1 | b0 |
|-----|----|-----|----|----|----|-----|----|----|
| #25 |    | CMD |    |    |    |     |    |    |

CMD 0: The command function is not expanded.

The command function can be used only in G4 to G7 modes as with the conventional type. (Initial value)

1: Enables the command function in all display modes.

In G4 to G7 modes, it works in the same way as with the conventional type and as G7 mode in any other mode. Therefore, it is necessary to set the parameters by using x-y coordinates of G7 mode.

### 5-1-4 YJK-Type Data Display Function

|     | b7 | b6 | b5 | b4  | b3  | b 2 | b1 | b0 |
|-----|----|----|----|-----|-----|-----|----|----|
| #25 |    |    |    | YAE | YJK |     |    |    |

YJK 0: Handles the data on VRAM as RGB type data. (Initial value)

(Example: G7 mode = 3, 3 and 2 bits each)

Displayed colors of the sprite are the same as the conventional type.

1: Handles the data on VRAM as YJK type data, converts them to RGB signals (5 bits each) and outputs them through RGB terminals as analog signals.

The color palette is used to display colors of the sprite in  $\mathsf{G7}\ \mathsf{mode}$ .

YAE 0: Without attributes